# Abanob Evram

<u>Assignmen1</u>



## [Q1]

#### The code:

module Mux2(in0,in1,sel,out);

input in0,in1,sel;

output out;

assign out=(sel==1)?in1:in0;

endmodule

module Q1(A,B,C,D,E,F,Sel,Out,Out\_bar);

input A,B,C,D,E,F,Sel;

output Out,Out\_bar;

wire z0,z1;

assign z0 =A&B&C;

assign  $z1=\sim(D^E^F)$ ;

Mux2 m1(.sel(Sel),.in0(z0),.in1(z1),.out(Out));

assign Out\_bar=~(Out);

endmodule

#### **Another Code:**

module Q1(A,B,C,D,E,F,sel,out,outbar);

input A,B,C,D,E,F,sel;

output out, outbar;

wire z1,z0;

assign z0=A&B&C;

assign  $z1=\sim(D^E^F)$ ;

assign out=(sel==1)?z1:z0;

assign outbar=~(out);

endmodule



Use assign statements to design the following



| <u>~</u> ▼    | Priogo |         |  |  |
|---------------|--------|---------|--|--|
| ∳ /Q1/A       | 1'h0   |         |  |  |
| ♦ /Q1/B       | 1h1    |         |  |  |
| ♦ /Q1/C       | 1'h1   |         |  |  |
| √Q1/D         | 1'h1   |         |  |  |
| ↓ /Q1/E       | 1'h1   |         |  |  |
| ↓ /Q1/F       | 1h1    |         |  |  |
| /Q1/Sel       | 1'h0   | <b></b> |  |  |
| 🖕 /Q1/Out     | 1'h0   |         |  |  |
| 🔷 /Q1/Out_bar | 1h1    |         |  |  |
| √Q1/z0        | 1'h0   |         |  |  |
| √ /Q1/z1      | 1'h0   |         |  |  |
|               |        |         |  |  |

# [Q2]

# Implement 4-bit adder using addition operator

• The design takes 2 inputs (A, B) and the summation is assigned to output (C) ignoring the carry

### The code:

module adder4(A,B,C); input [3:0] A,B; output [3:0] C; assign C =A+B; endmodule

|               | 4'h1 | 1 | 2 | 5 | 0 | f |  |
|---------------|------|---|---|---|---|---|--|
| + / /adder4/B | 4h1  | 1 | 3 | a | 0 | 3 |  |
|               | 4'h2 | 2 | 5 | f | 0 | 2 |  |
|               |      |   |   |   |   |   |  |
|               |      |   |   |   |   |   |  |

# [Q3]

#### The code:

module Decoder2(A,D);
input [1:0] A;
output reg [3:0] D;
always @(\*) begin
 if (A==0)
 D='b0001;
else if (A==1)
 D='b0010;
else if (A==2)
 D='b0100;
else if (A==3)
 D='b1000;
end

endmodule

3) Implement 2-to-4 Decoder using conditional operator (A logic decoder has n input lines and 2^n output lines. Each output line corresponds to a unique combination of the input values.)

• The design has input A (2 bits) and output D (4 bits)

| A <sub>1</sub> | $A_0$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |
|----------------|-------|-------|-------|-------|-------|
| 0              | 0     | 0     | 0     | 0     | 1     |
| 0              | 1     | 0     | 0     | 1     | 0     |
| 1              | 0     | 0     | 1     | 0     | 0     |
| 1              | 1     | 1     | 0     | 0     | 0     |

| <b>———</b>                      | irisys  |      |      |      |      |  |
|---------------------------------|---------|------|------|------|------|--|
| <b>∓</b> - <b>∮</b> /Decoder2/A | 2'b00   | (00  | 01   | 10   | 11   |  |
| → /Decoder2/D                   | 4'b0001 | 0001 | 0010 | 0100 | 1000 |  |
|                                 |         |      |      |      |      |  |
|                                 |         |      |      |      |      |  |
|                                 |         |      |      |      |      |  |

[Q4]

4) Implement an even parity generator module. In case you don't know what a parity bit is, please check this <u>link</u>. The design input is a bus where a reduction operator will be used to generate the even parity bit.

• The design has 1 input A (8 bits) and 1 output out\_with\_parity (9 bit) where the parity bit calculated will be inserted in the least significant bit of the output bus and the remaining bits will be the input A (Hint: use concatentation).

#### The code:

```
module evenparity(A,Out_with_parity);
input [7:0]A;
output [8:0] Out_with_parity;
wire parity_bit;
assign parity_bit = ^A;
assign Out_with_parity ={A,parity_bit};
endmodule
```



# [Q5]

#### The code:

```
module comparator2(A,B,greater,equal,less);
input [3:0] A,B;
output reg greater, equal, less;
always @(*) begin
       if (A>B) begin
    greater=1;
       equal=0;
       less=0;
       end
       else if (A==B) begin
       greater=0;
       equal=1;
       less=0;
       end
    else if(A<B)begin
    greater=0;
    equal=0;
   less=1;
    end
```

end

endmodule

Implement a comparator that compares 2 inputs (A, B) and has 3 outputs using conditional operator.

 The first output A\_greaterthan\_B is high only when A is greater than B



 The second output A\_equals\_B is high only when A equals B

• The third output A\_lessthan\_B is high only when A is less than B

